

Semiconductor
Equipment
Assessment

Leveraging Innovation



SEAL PROJECT - BULLETIN

# SEAL SP2 - EUVMTP HamaTech EUV MaskTrack*Pro*

#### AT A GLANCE

Optimization of the SUSS MaskTrackPro mask cleaning tool platform from process perspective. and hardware Implementation of a cleaning process addressing the specific contaminations EUV mask backsides as well as an assessment software and hardware reliability for volume high mask manufacturing.

### SEAL SP2 – PARTNERS SÜSS MicroTec PE\*, Germany imec, Belgium Intel, Ireland

- Intrinsic cleanliness of the MaskTrackPro mask cleaning equipment and Automation module (MTPro InSync) proven
- Cleaning process for the EUV mask backside qualified
- Tool reliability (hardware & software) quantified and confirmed
- ➤ Integration of EUV reticle backside inspection into the automation module (SPARK system by Nanometrics (= synergy result from activity with another subproject SP10 of SEAL))
- Realized a unique mask infrastructure for integrated cleaning, automated handling and backside inspection of EUV reticles in direct support of Europe's unique field-installed EUV litho cell: i.e. the ASML NXE3100 at imec



FIGURE 1: Cluster of the MaskTrackPro (MTPro) mask cleaning tool and InSync automation module at imec









Semiconductor
Equipment
Assessment
Leveraging Innovation



SEAL PROJECT MANAGEMENT

Prof. Lothar Pfitzner

Fraunhofer IISB

Schottkystraße 10 D–91058 Erlangen

T: +49(0)9131/761-110 I: www.iisb.fraunhofer.de

#### **SEAL PROJECT – BULLETIN**

## SEAL SP2 - EUVMTP HamaTech EUV MaskTrack*Pro*

### **Project Results**

The qualification of the intrinsic cleanliness for the tool cluster, comprising of the MaskTrackPro mask cleaning tool and the InSync automation module, was done successfully. An effective mask cleaning process for EUV mask backside (BS) for scanner clamping related defects have been successfully defined and qualified. This qualification was based on mask inspection and wafer printing tests. A comparison to the current technology requirements and tool capability recommendations from the perspective of a likely end-user of the tool is provided.

- ✓ Intrinsic cleanliness of all modules of the cluster of MT*Pro* & InSync automation module
- ✓ EUV BS cleaning recipe development
- MTPro & InSync cluster reliability qualification

| Defect size bin | PRE (avg) |
|-----------------|-----------|
| Total (all)     | 0.836289  |
| Total (>200nm)  | 0.903154  |
| 85-200nm        | 0.828076  |
| 0.2-1um         | 0.907574  |
| >1um            | 0.849495  |

SP2 - CONTACT
Peter Dreß
SÜSS MicroTec
I: www.suss.com

**TABLE 1:** Particle Removal Efficiency (PRE) of chuck-induced defects from reticles chucked on NXE3100 after being cleaned on MT*Pro*.



Figure 2: Defect adder (larger than 200nm) map of a EUV mask backside after being chucked on a scanner.



