CORDIS - Résultats de la recherche de l’UE
CORDIS

European Exascale System Interconnect and Storage

Livrables

Requirement analysis (network and storage) and Porting Roadmap

This deliverable will include the results from the analysis of the beneficiaries' applications in terms of performance, communication and power requirements. Moreover based on this analysis, this deliverable will report the essential system attributes and requirements that the ExaNeSt framework should provide. Finally this deliverable will provide the porting strategy and roadmap.

New node technologies and exascale systems

This deliverable will investigate the functionality and performance of the EUROSERVER Compute Node or other high-performance Compute Nodes in the ExaNeSt infrastructrure.

Final report on the validated and optimized storage and data access infrastructure

This deliverable will provide the final report on the validated and optimized storage and data access infrastructure.

Census of the applications

This deliverable is report that descibes the HPC applications that they will be used for the evaluation of the ExaNeSt platform.

Final recommendation and future work

This deliverable will provide recommentations on the network and storage architecture based on the evaluation of the ExaNeSt platform. Moreover it will provide future plans and work that will be performed after the end of the project.

Preliminary Dissemination report

This deliverable will provide a report describing the preliminiary dissemination and communication actions.

Final Dissemination report

This deliverable will provide a report describing the final dissemination and communication actions.

Intermediate Dissemination report

This deliverable will provide a report describing the intermediate dissemination and communication actions.

Implementation notes for the storage and data access infrastructure

This deliverable will describe the implementation of the software components and tools for the HPC storage and data access infrstructure specified in D4.1.

Publications

An Optimal Single-Path Routing Algorithm in the Datacenter Network DPillar

Auteurs: Alejandro Erickson, Abbas E. Kiasari, Javier Navaridas, Iain A. Stewart
Publié dans: IEEE Transactions on Parallel and Distributed Systems, Numéro 28/3, 2017, Page(s) 689-703, ISSN 1045-9219
Éditeur: Institute of Electrical and Electronics Engineers
DOI: 10.1109/TPDS.2016.2591011

The stellar transformation: From interconnection networks to datacenter networks

Auteurs: Alejandro Erickson, Iain A. Stewart, Javier Navaridas, Abbas E. Kiasari
Publié dans: Computer Networks, Numéro 113, 2017, Page(s) 29-45, ISSN 1389-1286
Éditeur: Elsevier BV
DOI: 10.1016/j.comnet.2016.12.001

Efficient Sharing of Optical Resources in Low-Power Optical Networks-on-Chip

Auteurs: Sebastian Werner, Javier Navaridas, Mikel Luján
Publié dans: Journal of Optical Communications and Networking, Numéro 9/5, 2017, Page(s) 364, ISSN 1943-0620
Éditeur: Optical Society of America
DOI: 10.1364/jocn.9.000364

A Survey on Optical Network-on-Chip Architectures

Auteurs: Sebastian Werner, Javier Navaridas, Mikel Luján
Publié dans: ACM Computing Surveys, Numéro 50/6, 2018, Page(s) 1-37, ISSN 0360-0300
Éditeur: Association for Computing Machinary, Inc.
DOI: 10.1145/3131346

Improved routing algorithms in the dual-port datacenter networks HCN and BCN

Auteurs: Alejandro Erickson, Iain A. Stewart, Jose A. Pascual, Javier Navaridas
Publié dans: Future Generation Computer Systems, Numéro 75, 2017, Page(s) 58-71, ISSN 0167-739X
Éditeur: Elsevier BV
DOI: 10.1016/j.future.2017.05.004

INRFlow: An interconnection networks research flow-level simulation framework

Auteurs: Javier Navaridas, Jose A. Pascual, Alejandro Erickson, Iain A. Stewart, Mikel Luján
Publié dans: Journal of Parallel and Distributed Computing, Numéro 130, 2019, Page(s) 140-152, ISSN 0743-7315
Éditeur: Academic Press
DOI: 10.1016/j.jpdc.2019.03.013

Enabling shared memory communication in networks of MPSoCs

Auteurs: Joshua Lant, Caroline Concatto, Andrew Attwood, Jose A. Pascual, Mike Ashworth, Javier Navaridas, Mikel Luján, John Goodacre
Publié dans: Concurrency and Computation: Practice and Experience, 2018, Page(s) e4774, ISSN 1532-0626
Éditeur: John Wiley & Sons Inc.
DOI: 10.1002/cpe.4774

On the effects of allocation strategies for exascale computing systems with distributed storage and unified interconnects

Auteurs: Jose A. Pascual, Joshua Lant, Caroline Concatto, Andrew Attwood, Javier Navaridas, Mikel Luján, John Goodacre
Publié dans: Concurrency and Computation: Practice and Experience, 2018, Page(s) e4784, ISSN 1532-0626
Éditeur: John Wiley & Sons Inc.
DOI: 10.1002/cpe.4784

On-chip wireless silicon photonics: from reconfigurable interconnects to lab-on-chip devices

Auteurs: Carlos García-Meca, Sergio Lechago, Antoine Brimont, Amadeu Griol, Sara Mas, Luis Sánchez, Laurent Bellieres, Nuria S Losilla, Javier Martí
Publié dans: Light: Science & Applications, Numéro 6/9, 2017, Page(s) e17053-e17053, ISSN 2047-7538
Éditeur: Nature
DOI: 10.1038/lsa.2017.53

Next generation of Exascale-class systems: ExaNeSt project and the status of its interconnect and storage development

Auteurs: Manolis Katevenis, Roberto Ammendola, Andrea Biagioni, Paolo Cretaro, Ottorino Frezza, Francesca Lo Cicero, Alessandro Lonardo, Michele Martinelli, Pier Stanislao Paolucci, Elena Pastorelli, Francesco Simula, Piero Vicini, Giuliano Taffoni, Jose A. Pascual, Javier Navaridas, Mikel Luján, John Goodacre, Bernd Lietzow, Angelos Mouzakitis, Nikolaos Chrysos, Manolis Marazakis, Paolo Gorlani, Stefano
Publié dans: Microprocessors and Microsystems, Numéro 61, 2018, Page(s) 58-71, ISSN 0141-9331
Éditeur: Elsevier BV
DOI: 10.1016/j.micpro.2018.05.009

Modeling and analysis of the performance of exascale photonic networks

Auteurs: José Duro, Jose A. Pascual, Salvador Petit, Julio Sahuquillo, María E. Gómez
Publié dans: Concurrency and Computation: Practice and Experience, 2019, Page(s) e4773, ISSN 1532-0626
Éditeur: John Wiley & Sons Inc.
DOI: 10.1002/cpe.4773

Iris

Auteurs: Anastasios Papagiannis, Giorgos Saloustros, Manolis Marazakis, Angelos Bilas
Publié dans: ACM SIGOPS Operating Systems Review, Numéro 50/1, 2017, Page(s) 3-11, ISSN 0163-5980
Éditeur: ACM
DOI: 10.1145/3041710.3041713

Receive-Side Notification for Enhanced RDMA in FPGA Based Networks

Auteurs: Joshua Lant, Andrew Attwood, Javier Navaridas, Mikel Lujan, John Goodacre
Publié dans: Architecture of Computing Systems – ARCS 2019 - 32nd International Conference, Copenhagen, Denmark, May 20–23, 2019, Proceedings, Numéro 11479, 2019, Page(s) 224-235, ISBN 978-3-030-18655-5
Éditeur: Springer International Publishing
DOI: 10.1007/978-3-030-18656-2_17

On the Effects of Data-Aware Allocation on Fully Distributed Storage Systems for Exascale

Auteurs: Jose A. Pascual, Caroline Concatto, Joshua Lant, Javier Navaridas
Publié dans: Euro-Par 2017: Parallel Processing Workshops - Euro-Par 2017 International Workshops, Santiago de Compostela, Spain, August 28-29, 2017, Revised Selected Papers, Numéro 10659, 2018, Page(s) 725-736, ISBN 978-3-319-75177-1
Éditeur: Springer International Publishing
DOI: 10.1007/978-3-319-75178-8_58

A CAM-Free Exascalable HPC Router for Low-Energy Communications

Auteurs: Caroline Concatto, Jose A. Pascual, Javier Navaridas, Joshua Lant, Andrew Attwood, Mikel Lujan, John Goodacre
Publié dans: Architecture of Computing Systems – ARCS 2018, Numéro 10793, 2018, Page(s) 99-111, ISBN 978-3-319-77609-5
Éditeur: Springer International Publishing
DOI: 10.1007/978-3-319-77610-1_8

Direct N-body Code on Low-Power Embedded ARM GPUs

Auteurs: David Goz, Sara Bertocco, Luca Tornatore, Giuliano Taffoni
Publié dans: Intelligent Computing - Proceedings of the 2019 Computing Conference, Volume 1, Numéro 997, 2019, Page(s) 179-193, ISBN 978-3-030-22870-5
Éditeur: Springer International Publishing
DOI: 10.1007/978-3-030-22871-2_14

The brain on low power architectures: Efficient simulation of cortical slow waves and asynchronous states

Auteurs: R. Ammendola, A. Biagioni, F. Capuani, P. Cretaro, G. De Bonis, F. Lo Cicero, A. Lonardo, M. Martinelli, P. Paolucci, E. Pastorelli, L. Pontisso, F. Simula, P. Vicini
Publié dans: Advances in Parallel Computing, Numéro Vol. 32, 2018, Page(s) 760-769
Éditeur: IOS Press
DOI: 10.3233/978-1-61499-843-3-760

Designing Low-Power, Low-Latency Networks-on-Chip by Optimally Combining Electrical and Optical Links

Auteurs: Sebastian Werner, Javier Navaridas, Mikel Lujan
Publié dans: 2017 IEEE International Symposium on High Performance Computer Architecture (HPCA), 2017, Page(s) 265-276, ISBN 978-1-5090-4985-1
Éditeur: IEEE
DOI: 10.1109/hpca.2017.23

Network-on-chip evaluation for a novel neural architecture

Auteurs: Markos Kynigos, Javier Navaridas, Luis A. Plana, Steve Furber
Publié dans: Proceedings of the 15th ACM International Conference on Computing Frontiers - CF '18, 2018, Page(s) 216-219, ISBN 9781-450357616
Éditeur: ACM Press
DOI: 10.1145/3203217.3203268

Subchannel Scheduling for Shared Optical On-chip Buses

Auteurs: Sebastian Werner, Javier Navaridas, Mikel Lujan
Publié dans: 2017 IEEE 25th Annual Symposium on High-Performance Interconnects (HOTI), 2017, Page(s) 49-56, ISBN 978-1-5386-1013-8
Éditeur: IEEE
DOI: 10.1109/hoti.2017.18

High-Performance, Low-Complexity Deadlock Avoidance for Arbitrary Topologies/Routings

Auteurs: Jose A. Pascual, Javier Navaridas
Publié dans: Proceedings of the 2018 International Conference on Supercomputing - ICS '18, 2018, Page(s) 129-138, ISBN 9781-450357838
Éditeur: ACM Press
DOI: 10.1145/3205289.3205307

Design Exploration of Multi-tier interconnection networks s for Exascale systems

Auteurs: Navaridas, J., Lant, J., Pascual Saiz, J., Luján, M., & Goodacre, A.
Publié dans: ICPP 2019 : International Conference on Parallel Processing, 2019, Page(s) TBD
Éditeur: ACM

Scalability of a Silicon Photonic Switch for High Performance Interconnects

Auteurs: M. Kynigos, J. Navaridas and J.A. Pascual
Publié dans: Emit, 2019
Éditeur: Emit

Direct Communications between Disributed FPGA

Auteurs: J. Lant, J. Navaridas
Publié dans: Emit, 2019
Éditeur: Emit

Real-Time Cortical Simulations: Energy and Interconnect Scaling on Distributed Systems

Auteurs: Francesco Simula, Elena Pastorelli, Pier Stanislao Paolucci, Michele Martinelli, Alessandro Lonardo, Andrea Biagioni, Cristiano Capone, Fabrizio Capuani, Paolo Cretaro, Giulia De Bonis, Francesca Lo Cicero, Luca Pontisso, Piero Vicini, Roberto Ammendola
Publié dans: 2019 27th Euromicro International Conference on Parallel, Distributed and Network-Based Processing (PDP), 2019, Page(s) 283-290, ISBN 978-1-7281-1644-0
Éditeur: IEEE
DOI: 10.1109/empdp.2019.8671627

Accurate Congestion Control for RDMA Transfers

Auteurs: Dimitris Giannopoulos, Nikos Chrysos, Evangelos Mageiropoulos, Giannis Vardas, Leandros Tzanakis, Manolis Katevenis
Publié dans: 2018 Twelfth IEEE/ACM International Symposium on Networks-on-Chip (NOCS), 2018, Page(s) 1-8, ISBN 978-1-5386-4893-3
Éditeur: IEEE
DOI: 10.1109/nocs.2018.8512155

Gaussian and Exponential Lateral Connectivity on Distributed Spiking Neural Network Simulation

Auteurs: Elena Pastorelli, Pier Stanislao Paolucci, Francesco Simula, Andrea Biagioni, Fabrizio Capuani, Paolo Cretaro, Giulia De Bonis, Francesca Lo Cicero, Alessandro Lonardo, Michele Martinelli, Luca Pontisso, Piero Vicini, Roberto Ammendola
Publié dans: 2018 26th Euromicro International Conference on Parallel, Distributed and Network-based Processing (PDP), 2018, Page(s) 658-665, ISBN 978-1-5386-4975-6
Éditeur: IEEE
DOI: 10.1109/pdp2018.2018.00110

An Efficient Memory-Mapped Key-Value Store for Flash Storage

Auteurs: Anastasios Papagiannis, Giorgos Saloustros, Pilar González-Férez, Angelos Bilas
Publié dans: Proceedings of the ACM Symposium on Cloud Computing - SoCC '18, 2018, Page(s) 490-502, ISBN 9781-450360111
Éditeur: ACM Press
DOI: 10.1145/3267809.3267824

Workload Characterization for Exascale Computing Networks

Auteurs: Jose Duro, Salvador Petit, Julio Sahuquillo, Maria Gomez
Publié dans: 2018 International Conference on High Performance Computing & Simulation (HPCS), 2018, Page(s) 383-389, ISBN 978-1-5386-7879-4
Éditeur: IEEE
DOI: 10.1109/hpcs.2018.00069

The next Generation of Exascale-class Systems: the ExaNeSt Project

Auteurs: R. Ammendola, A. Biagioni, P. Cretaro, O. Frezza, F. Lo Cicero, A. Lonardo, M. Martinelli, P. S. Paolucci, E. Pastorelli, F. Simula, P. Vicini, G. Taffoni, John Goodacree, Mikel Lujn, J. Navaridas, J. P. Saiz, N. Chrysos, and M. Katevenis for the ExaNeSt team
Publié dans: Euromicro Conference on Digital System Design (DSD 2017), 2017
Éditeur: IEEE
DOI: 10.5281/zenodo.823595

The ExaNeSt Project: Interconnects, Storage, and Packaging for Exascale Systems

Auteurs: M. Katevenis, N. Chrysos, M. Marazakis, I. Mavroidis, F. Chaix, N. Kallimanis, J. Navaridas, J. Goodacre, P. Vicini, A. Biagioni, P. S. Paolucci, A. Lonardo, E. Pastorelli, F. Lo Cicero, R. Ammendola, P. Hopton, P. Coates, G. Taffoni, S. Cozzini, M. Kersten, Y. Zhang, J. Sahuquillo, S. Lechago, C. Pinto, B. Lietzow, D. Everett, G. Perna
Publié dans: 2016 Euromicro Conference on Digital System Design (DSD), 2016, Page(s) 60-67, ISBN 978-1-5090-2817-7
Éditeur: IEEE
DOI: 10.1109/DSD.2016.106

Modeling a Photonic Network for Exascale Computing

Auteurs: Jose Duro, Salvador Petit, Julio Sahuquillo and Maria E. Gomez
Publié dans: 3rd International Workshop on Modeling and Simulation of Parallel and Distributed Systems (MSPDS 2017), 2017
Éditeur: IEEE
DOI: 10.5281/zenodo.823624

Accurately Modeling a Photonic NoC in a Detailed CMP Simulation Framework

Auteurs: Jose Puche, Sergio Lechago, Salvador Petit, María E. Gómez and Julio Sahuquillo
Publié dans: Workshop on Modeling and Simulation of Parallel and Distributed Systems, 2016
Éditeur: IEEE
DOI: 10.5281/zenodo.804004

Designing an exascale interconnect using multi-objective optimization

Auteurs: Jose A. Pascual, Joshua Lant, Andrew Attwood, Caroline Concatto, Javier Navaridas, Mikel Lujan, John Goodacre
Publié dans: 2017 IEEE Congress on Evolutionary Computation (CEC), 2017, Page(s) 2209-2216, ISBN 978-1-5090-4601-0
Éditeur: IEEE
DOI: 10.1109/CEC.2017.7969572

User-space I/O for μs-level storage devices

Auteurs: Anastasios Papagiannis, Giorgos Saloustros, Manolis Marazakis, Angelos Bilas
Publié dans: Michela Taufer, Bernd Mohr, Julian M. Kunkel (Eds.): High Performance Computing, LNCS 9945, ISC High Performance 2016 International Workshops ExaComm, E-MuCoCoS, HPC-IODC, IXPUG, IWOPH, P3MA, VHPC, WOPSSS, Numéro LNCS 9945, 2016, Page(s) 638-648, ISBN 978-3-319-46078-9
Éditeur: Springer International Publishing
DOI: 10.1007/978-3-319-46079-6_44

Lightweight and Generic RDMA Engine Para-virtualization for the KVM Hypervisor

Auteurs: Angelos Mouzakitis, Christian Pinto, Nikolay Nikolaev, Alvise Rigo, Daniel Raho, Babis Aronis, Manolis Marazakis
Publié dans: 2017 International Conference on High Performance Computing & Simulation (HPCS 2017), 2017
Éditeur: IEEE
DOI: 10.5281/zenodo.807607

Virtualized Multi-Channel RDMAwith Software-Defined Scheduling

Auteurs: Kyriakos Paraskevas, Nikolaos Chrysos, Vassilis Papaefstathiou, Pantelis Xirouchakis, Panagiotis Peristerakis, Michalis Giannioudis, Manolis Katevenis
Publié dans: Procedia Computer Science, Numéro 136, 2018, Page(s) 82-90, ISSN 1877-0509
Éditeur: Science Direct
DOI: 10.1016/j.procs.2018.08.240

High signal-to-noise ratio ultra-compact lab-on-a-chip microflow cytometer enabled by silicon optical antennas

Auteurs: Sergio Lechago, Carlos García-Meca, Nuria Sánchez-Losilla, Amadeu Griol, Javier Martí
Publié dans: Optics Express, Numéro 26/20, 2018, Page(s) 25645, ISSN 1094-4087
Éditeur: Optical Society of America
DOI: 10.1364/oe.26.025645

Low latency network and distributed storage for next generation HPC systems: the ExaNeSt project

Auteurs: R Ammendola, A Biagioni, P Cretaro, O Frezza, F Lo Cicero, A Lonardo, M Martinelli, P S Paolucci, E Pastorelli, F Pisani, F Simula, P Vicini, J Navaridas, F Chaix, N Chrysos, M Katevenis, V Papaeustathiou
Publié dans: Journal of Physics: Conference Series, Numéro 898, 2017, Page(s) 082045, ISSN 1742-6588
Éditeur: Institute of Physics
DOI: 10.1088/1742-6596/898/8/082045

Large scale low power computing system: status of network design in ExaNeSt and EuroEXA projects

Auteurs: R. Ammendola, A. Biagioni, F. Capuani, P. Cretaro, G. De Bonis, F. Lo Cicero, A. Lonardo, M. Martinelli, P. Paolucci, E. Pastorelli, L. Pontissio, F. Simula and P. Vicini
Publié dans: Advances in Parallel Computing, 2018
Éditeur: IEEE
DOI: 10.3233/978-1-61499-843-3-750

Enabling Standalone FPGA Computing

Auteurs: J. Lant, J. Navaridas, A. Attwood, M. Lujan and J. Goodacre
Publié dans: IEEE Symposium on High Performance Interconnects, 2019
Éditeur: IEEE

Direct N-body code designed for cluster based on heterogeneous computational nodes

Auteurs: D. Goz, L. Tornatore, S. Bertocco & G. Taffoni
Publié dans: INAF-OATS Technical Report, 2018
Éditeur: INAF
DOI: 10.20371/inaf/pub/2018_00005

Direct N-Body code designed for heterogeneous platforms

Auteurs: D. Goz, S. Bertocco, L. Tornatore, G. Taffoni
Publié dans: INAF, 2018
Éditeur: INAF
DOI: 10.20371/inaf/pub/2018_00002

Software and Hardware co-design for low power HPC Platforms

Auteurs: M. Ploumidis, N.D. Kallimanis, M. Asiminakis, N. Chryos, P. Xirouchakis, M. Gianoudis, L. Tzanakis, N. Dimou, A. Psistakis, P. Peristerkis, G. Kalokairinos, V. Papaefstathiou and M. Katevenis
Publié dans: Exacomm, 2019
Éditeur: Exacomm

Enabling Standalone FPGA Computing

Auteurs: Joshua Lant, Javier Navaridas, Andrew Attwood, Mikel Lujan and John Goodacre
Publié dans: IEEE Micro, 2019
Éditeur: IEEE

Performance of direct N-body code on ARM64 SoC

Auteurs: D. Goz, L. Tornatore, S. Bertocco & G. Taffoni
Publié dans: INAF-OATS Technical Report, 2018
Éditeur: INAF
DOI: 10.20371/inaf/pub/2018_00006

Distributed Processing and Transaction Replication in MonetDB - Towards a Scalable Analytical Database System in the Cloud

Auteurs: Ying Zhang, Dimitar Nedev, Panagiotis Koutsourakis, and Martin Kersten
Publié dans: Final Public Workshop from LeanBigData and CoherentPaaS, 2016
Éditeur: n/a
DOI: 10.5281/zenodo.803988

Droits de propriété intellectuelle

Pumped Primary Coolant

Numéro de demande/publication: 1 619987.9
Date: 2016-11-25
Demandeur(s): ICEOTOPE RESEARCH & DEVELOPMENT LTD

Expanding Thermal Bus

Numéro de demande/publication: GB 1613234.2
Date: 2016-09-14
Demandeur(s): ICEOTOPE RESEARCH & DEVELOPMENT LTD

Closed Loop Mains Water Control

Numéro de demande/publication: GB 1621085.8
Date: 2017-11-27
Demandeur(s): ICEOTOPE RESEARCH & DEVELOPMENT LTD

Dynamic Max-Min Fair Rate Regulation Apparatuses, Methods, and Systems

Numéro de demande/publication: US 2016/0087899 A1
Date: 2015-09-24

Power Supply Bath

Numéro de demande/publication: GB 1714313.2
Date: 2017-09-06
Demandeur(s): ICEOTOPE RESEARCH & DEVELOPMENT LTD

AN IMMERSION COOLING SYSTEM

Numéro de demande/publication: EP 16777786
Date: 2016-10-03
Demandeur(s): ICEOTOPE RESEARCH & DEVELOPMENT LTD

Dynamic Max-Min Fair Rate Regulation Apparatuses, Methods, and Systems

Numéro de demande/publication: US 2016/0087899 A1
Date: 2015-09-24

I/O Board

Numéro de demande/publication: 1 619976.2
Date: 2016-11-25
Demandeur(s): ICEOTOPE RESEARCH & DEVELOPMENT LTD

Pumped Primary Coolant

Numéro de demande/publication: 1 619987.9
Date: 2016-11-25
Demandeur(s): ICEOTOPE RESEARCH & DEVELOPMENT LTD

Coolant Delivery Nozzle

Numéro de demande/publication: GB 1714308.2
Date: 2017-09-06
Demandeur(s): ICEOTOPE RESEARCH & DEVELOPMENT LTD

I/O Board

Numéro de demande/publication: 1 619976.2
Date: 2016-11-25
Demandeur(s): ICEOTOPE RESEARCH & DEVELOPMENT LTD

Recherche de données OpenAIRE...

Une erreur s’est produite lors de la recherche de données OpenAIRE

Aucun résultat disponible