Final Activity Report Summary - CHASP (Channel Modelling and Advanced Signal Processing for Wireless Communication Systems)
We showed that this method achieves the lowest computational complexity and is very suitable for hardware implementations. At this juncture we worked on the hardware implementation of the new method that we developed. The aim of the hardware implementation using commercially available tools is to show the applicability of our algorithm for a laboratory prototype for wireless channel simulators. We showed that our method achieves the lowest complexity, and we also showed that other existing more complex methods diverged numerically under quantisation effects, and hence those more well-known methods are not suitable for hardware implementation. We extended our work to cover fault tolerance under hardware implementation. We studied how we can achieve fault tolerance with FPGA implementation.