Skip to main content
European Commission logo
polski polski
CORDIS - Wyniki badań wspieranych przez UE
CORDIS
CORDIS Web 30th anniversary CORDIS Web 30th anniversary
Zawartość zarchiwizowana w dniu 2024-06-18

Nano Packaging Technology for Interconnect and Heat Dissipation

Opis projektu

Next-Generation Nanoelectronics Components and Electronics Integration
NANOPACK - Large Scale Integrating IP Project: Nano Packaging Technology for Interconnect and Heat Dissipation

One of the major limitations to continued performance increases in the semiconductor and power electronics industries is integration density and thermal management. Continued transistor downscaling is quickly reaching its limits forcing a new focus on heterogeneous integration and 3D packaging technologies to continue performance improvements by reducing interconnect length between memory and multi-core logic. These efforts must combine high density electrical interconnects with low resistance thermal interfaces to remove heat from the intricate layered assemblies. Power electronics applications in hybrid vehicles and power supplies are also being pushed to new integration densities that are largely limited by the ability to transfer heat across interfaces to liquid coolers and heat sinks. Improved thermal management and integration densities for these applications will also be important to improve energy and manufacturing efficiency and component reliability.The proposed project aims at developing new technologies and materials for low thermal resistance interfaces and electrical interconnects by exploring systems such as carbon nanotubes, nanoparticles and nano-structured surfaces using different enhancing contact formation mechanisms combined with high volume compatible manufacturing technologies such as electro-spinning. Recent groundbreaking work on nested channel interfaces to control particle interactions during the formation of interfaces will be utilized to exploit the beneficial properties of the new materials. In addition, state-of-the-art modelling and simulation techniques with world class supercomputers will be combined with the development of experimental test structures to measure the performance of new interface technologies and validate design tools. Finally the technology will be used in several different applications to demonstrate improved performance of high power radio frequency switches, microprocessors and hybrid vehicle power electronics.

Zaproszenie do składania wniosków

FP7-ICT-2007-1
Zobacz inne projekty w ramach tego zaproszenia

Kontakt do koordynatora

Afshin ZIAEI Dr.

Koordynator

THALES
Wkład UE
€ 1 283 910,00
Adres
4 RUE DE LA VERRERIE
92190 MEUDON
Francja

Zobacz na mapie

Region
Ile-de-France Ile-de-France Hauts-de-Seine
Rodzaj działalności
Private for-profit entities (excluding Higher or Secondary Education Establishments)
Linki
Koszt całkowity
Brak danych

Uczestnicy (16)