CORDIS - Wyniki badań wspieranych przez UE
CORDIS

European Exascale Processor Memory Node Design

Rezultaty

Publikacje

The D.A.V.I.D.E. big-data-powered fine-grain power and performance monitoring support

Autorzy: Andrea Bartolini, Andrea Borghesi, Antonio Libri, Francesco Beneventi, Daniele Gregori, Simone Tinti, Cosimo Gianfreda, Piero Altoè
Opublikowane w: Proceedings of the 15th ACM International Conference on Computing Frontiers - CF '18, 2018, Strona(/y) 303-308, ISBN 9781-450357616
Wydawca: ACM Press
DOI: 10.1145/3203217.3205863

A heterogeneous multi-core system-on-chip for energy efficient brain inspired vision

Autorzy: Antonio Pullini, Francesco Conti, Davide Rossi, Igor Loi, Michael Gautschi, Luca Benini
Opublikowane w: 2016 IEEE International Symposium on Circuits and Systems (ISCAS), 2016, Strona(/y) 2910-2910, ISBN 978-1-4799-5341-7
Wydawca: IEEE
DOI: 10.1109/iscas.2016.7539213

Ultra-low swing CMOS transceiver for 2.5-D integrated systems

Autorzy: Przemyslaw Mroszczyk, Vasilis F. Pavlidis
Opublikowane w: 2018 19th International Symposium on Quality Electronic Design (ISQED), 2018, Strona(/y) 262-267, ISBN 978-1-5386-1214-9
Wydawca: IEEE
DOI: 10.1109/isqed.2018.8357298

An Efficient Wait-free Resizable Hash Table

Autorzy: Panagiota Fatourou, Nikolaos D. Kallimanis, Thomas Ropars
Opublikowane w: Proceedings of the 30th on Symposium on Parallelism in Algorithms and Architectures - SPAA '18, 2018, Strona(/y) 111-120, ISBN 9781-450357999
Wydawca: ACM Press
DOI: 10.1145/3210377.3210408

Chipmunk: A systolically scalable 0.9 mm 2 , 3.08Gop/s/mW @ 1.2 mW accelerator for near-sensor recurrent neural network inference

Autorzy: Francesco Conti, Lukas Cavigelli, Gianna Paulin, Igor Susmelj, Luca Benini
Opublikowane w: 2018 IEEE Custom Integrated Circuits Conference (CICC), 2018, Strona(/y) 1-4, ISBN 978-1-5386-2483-8
Wydawca: IEEE
DOI: 10.1109/cicc.2018.8357068

Leveraging Data-Flow Task Parallelism for Locality-Aware Dynamic Scheduling on Heterogeneous Platforms

Autorzy: Osman Seckin Simsek, Andi Drebes, Antoniu Pop
Opublikowane w: 2018 IEEE International Parallel and Distributed Processing Symposium Workshops (IPDPSW), 2018, Strona(/y) 540-549, ISBN 978-1-5386-5555-9
Wydawca: IEEE
DOI: 10.1109/ipdpsw.2018.00093

Mismatch Compensation Technique for Inverter-Based CMOS Circuits

Autorzy: Przemyslaw Mroszczyk, Vasilis F. Pavlidis
Opublikowane w: 2018 IEEE International Symposium on Circuits and Systems (ISCAS), 2018, Strona(/y) 1-5, ISBN 978-1-5386-4881-0
Wydawca: IEEE
DOI: 10.1109/iscas.2018.8351057

Automated Analysis of Task-Parallel Execution Behavior Via Artificial Neural Networks

Autorzy: Richard Neill, Andi Drebes, Antoniu Pop
Opublikowane w: 2018 IEEE International Parallel and Distributed Processing Symposium Workshops (IPDPSW), 2018, Strona(/y) 647-656, ISBN 978-1-5386-5555-9
Wydawca: IEEE
DOI: 10.1109/ipdpsw.2018.00105

Lock Oscillation: Boosting the Performance of Concurrent Data Structures

Autorzy: Panagiota Fatourou, and Nikolaos D. Kallimanis
Opublikowane w: 21st International Conference on Principles of Distributed Systems (OPODIS 2017), 2017, Strona(/y) 8:1--8:17, ISBN 978-3-95977-061-3
Wydawca: Schloss Dagstuhl--Leibniz-Zentrum fuer Informatik
DOI: 10.4230/lipics.opodis.2017.8

Enabling a reliable STT-MRAM main memory simulation

Autorzy: Kazi Asifuzzaman, Rommel Sánchez Verdejo, Petar Radojković
Opublikowane w: Proceedings of the International Symposium on Memory Systems - MEMSYS '17, 2017, Strona(/y) 283-292, ISBN 9781-450353359
Wydawca: ACM Press
DOI: 10.1145/3132402.3132416

Mainstream vs. Emerging HPC: Metrics, Trade-Offs and Lessons Learned

Autorzy: Milan Radulovic, Kazi Asifuzzaman, Darko Zivanovic, Nikola Rajovic, Guillaume Colin de Verdiere, Dirk Pleiter, Manolis Marazakisl, Nikolaos Kallimanis, Paul Carpenter, Petar Radojkovic, Eduard Ayguade
Opublikowane w: 2018 30th International Symposium on Computer Architecture and High Performance Computing (SBAC-PAD), 2018, Strona(/y) 250-257, ISBN 978-1-5386-7769-8
Wydawca: IEEE
DOI: 10.1109/CAHPC.2018.8645891

Continuous learning of HPC infrastructure models using big data analytics and in-memory processing tools

Autorzy: Beneventi, Francesco; Bartolini, Andrea; Cavazzoni, Carlo; Benini, Luca
Opublikowane w: Proceedings of the 2017 Design, Automation and Test in Europe, DATE 2017, 2017, Strona(/y) 1038-1043
Wydawca: IEEE
DOI: 10.3929/ethz-b-000192078

User-space APIs for dynamic power management in many-core ARMv8 computing nodes

Autorzy: Daniele Bortolotti, Simone Tinti, Piero Altoe, Andrea Bartolini
Opublikowane w: 2016 International Conference on High Performance Computing & Simulation (HPCS), 2016, Strona(/y) 675-681, ISBN 978-1-5090-2088-1
Wydawca: IEEE
DOI: 10.1109/HPCSim.2016.7568400

Paving the Way Towards a Highly Energy-Efficient and Highly Integrated Compute Node for the Exascale Revolution: The ExaNoDe Approach

Autorzy: Alvise Rigo, Christian Pinto, Kevin Pouget, Daniel Raho, Denis Dutoit, Pierre-Yves Martinez, Chris Doran, Luca Benini, Iakovos Mavroidis, Manolis Marazakis, Valeria Bartsch, Guy Lonsdale, Antoniu Pop, John Goodacre, Annaik Colliot, Paul Carpenter, Petar Radojkovic, Dirk Pleiter, Dominique Drouin, Benoit Dupont de Dinechin
Opublikowane w: 2017 Euromicro Conference on Digital System Design (DSD), 2017, Strona(/y) 486-493, ISBN 978-1-5386-2146-2
Wydawca: IEEE
DOI: 10.1109/DSD.2017.37

Temperature and process-aware performance monitoring and compensation for an ULP multi-core cluster in 28nm UTBB FD-SOI technology

Autorzy: Alfio Di Mauro, Davide Rossi, Antonio Pullini, Philippe Flatresse, Luca Benini
Opublikowane w: 2017 27th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS), 2017, Strona(/y) 1-8, ISBN 978-1-5090-6462-5
Wydawca: IEEE
DOI: 10.1109/PATMOS.2017.8106979

COUNTDOWN: a Run-time Library for Performance-Neutral Energy Saving in MPI Applications

Autorzy: Cesarini, Daniele; Bartolini, Andrea; Bonfà, Pietro; Cavazzoni, Carlo; Benini, Luca
Opublikowane w: Proceedings of the 2nd Workshop on AutotuniNg and aDaptivity AppRoaches for Energy efficient HPC Systems, 2018, ISBN 978-1-4503-6591-8
Wydawca: ACM
DOI: 10.3929/ethz-b-000313834

Interactive visualization of cross-layer performance anomalies in dynamic task-parallel applications and systems

Autorzy: Andi Drebes, Antoniu Pop, Karine Heydemann, Albert Cohen
Opublikowane w: 2016 IEEE International Symposium on Performance Analysis of Systems and Software (ISPASS), 2016, Strona(/y) 274-283, ISBN 978-1-5090-1953-3
Wydawca: IEEE
DOI: 10.1109/ISPASS.2016.7482102

Scalable Task Parallelism for NUMA - A Uniform Abstraction for Coordinated Scheduling and Memory Management

Autorzy: Andi Drebes, Antoniu Pop, Karine Heydemann, Albert Cohen, Nathalie Drach
Opublikowane w: Proceedings of the 2016 International Conference on Parallel Architectures and Compilation - PACT '16, 2016, Strona(/y) 125-137, ISBN 9781-450341219
Wydawca: ACM Press
DOI: 10.1145/2967938.2967946

Language-Centric Performance Analysis of OpenMP Programs with Aftermath

Autorzy: Andi Drebes, Jean-Baptiste Bréjon, Antoniu Pop, Karine Heydemann, Albert Cohen
Opublikowane w: International Workshop on OpenMP, IWOMP16: OpenMP: Memory, Devices, and Tasks, 2016, Strona(/y) 237-250
Wydawca: Springer International Publishing
DOI: 10.1007/978-3-319-45550-1_17

Performance Impact of a Slower Main Memory - A case study of STT-MRAM in HPC

Autorzy: Kazi Asifuzzaman, Milan Pavlovic, Milan Radulovic, David Zaragoza, Ohseong Kwon, Kyung-Chang Ryoo, Petar Radojković
Opublikowane w: Proceedings of the Second International Symposium on Memory Systems - MEMSYS '16, 2016, Strona(/y) 40-49, ISBN 9781-450343053
Wydawca: ACM Press
DOI: 10.1145/2989081.2989082

Large-Memory Nodes for Energy Efficient High-Performance Computing

Autorzy: Darko Zivanovic, Milan Radulovic, Germán Llort, David Zaragoza, Janko Strassburg, Paul M. Carpenter, Petar Radojković, Eduard Ayguadé
Opublikowane w: Proceedings of the Second International Symposium on Memory Systems - MEMSYS '16, 2016, Strona(/y) 3-9, ISBN 9781-450343053
Wydawca: ACM Press
DOI: 10.1145/2989081.2989083

Accelerated Visual Context Classification on a Low-Power Smartwatch

Autorzy: Francesco Conti, Daniele Palossi, Renzo Andri, Michele Magno, Luca Benini
Opublikowane w: IEEE Transactions on Human-Machine Systems, 2017, Strona(/y) 1-12, ISSN 2168-2291
Wydawca: IEEE Systems, Man, and Cybernetics Society
DOI: 10.1109/thms.2016.2623482

Energy Efficient Flash ADC with PVT Variability Compensation through Advanced Body Biasing

Autorzy: Przemyslaw Mroszczyk, John Goodacre, Vasilis F. Pavlidis
Opublikowane w: IEEE Transactions on Circuits and Systems II: Express Briefs, 2019, Strona(/y) 1-1, ISSN 1549-7747
Wydawca: Institute of Electrical and Electronics Engineers
DOI: 10.1109/tcsii.2019.2891580

Fuse

Autorzy: Richard Neill, Andi Drebes, Antoniu Pop
Opublikowane w: ACM Transactions on Architecture and Code Optimization, Numer 14/4, 2017, Strona(/y) 1-26, ISSN 1544-3566
Wydawca: Association for Computing Machinary, Inc.
DOI: 10.1145/3148054

Thermal Analysis and Interpolation Techniques for a Logic + WideIO Stacked DRAM Test Chip

Autorzy: Francesco Beneventi, Andrea Bartolini, Pascal Vivet, Luca Benini
Opublikowane w: IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Numer 35/4, 2016, Strona(/y) 623-636, ISSN 0278-0070
Wydawca: Institute of Electrical and Electronics Engineers
DOI: 10.1109/tcad.2015.2474382

An IoT Endpoint System-on-Chip for Secure and Energy-Efficient Near-Sensor Analytics

Autorzy: Francesco Conti, Robert Schilling, Pasquale Davide Schiavone, Antonio Pullini, Davide Rossi, Frank Kagan Gurkaynak, Michael Muehlberghuber, Michael Gautschi, Igor Loi, Germain Haugou, Stefan Mangard, Luca Benini
Opublikowane w: IEEE Transactions on Circuits and Systems I: Regular Papers, Numer 64/9, 2017, Strona(/y) 2481-2494, ISSN 1549-8328
Wydawca: Institute of Electrical and Electronics Engineers
DOI: 10.1109/TCSI.2017.2698019

Self-Aware Thermal Management for High-Performance Computing Processors

Autorzy: Andrea Bartolini, Roberto Diversi, Daniele Cesarini, Francesco Beneventi
Opublikowane w: IEEE Design & Test, Numer 35/5, 2018, Strona(/y) 28-35, ISSN 2168-2356
Wydawca: IEEE Computer Society
DOI: 10.1109/MDAT.2017.2774774

PROFET: modeling system performance and energy without simulating the CPU

Autorzy: Milan Radulovic, Rommel Sanchez Verdejo, Paul Carpenter, Petar Radojković, Bruce Jacob, Eduard Ayguadé
Opublikowane w: Proceedings of the ACM on Measurement and Analysis of Computing Systems, Numer Volume 3 Numer 2, 2019, ISSN 2476-1249
Wydawca: ACM

JSCs Horizon 2020

Autorzy: Pleiter, Dirk
Opublikowane w: Innovatives Supercomputing in Deutschland 13(2), 64(2015)., Numer 6, 2015, ISSN 0302-9743
Wydawca: Springer Verlag

Main Memory in HPC

Autorzy: Darko Zivanovic, Milan Pavlovic, Milan Radulovic, Hyunsung Shin, Jongpil Son, Sally A. Mckee, Paul M. Carpenter, Petar Radojković, Eduard Ayguadé
Opublikowane w: ACM Transactions on Architecture and Code Optimization, Numer 14/1, 2017, Strona(/y) 1-26, ISSN 1544-3566
Wydawca: Association for Computing Machinary, Inc.
DOI: 10.1145/3023362

HPC Benchmarking: Scaling Right and Looking Beyond the Average

Autorzy: Milan Radulovic, Kazi Asifuzzaman, Paul Carpenter, Petar Radojković, Eduard Ayguadé
Opublikowane w: Euro-Par 2018: Parallel Processing - 24th International Conference on Parallel and Distributed Computing, Turin, Italy, August 27 - 31, 2018, Proceedings, Numer 11014, 2018, Strona(/y) 135-146, ISBN 978-3-319-96982-4
Wydawca: Springer International Publishing
DOI: 10.1007/978-3-319-96983-1_10

Memory systems for high-performance computing: the capacity and reliability implications

Autorzy: Živanovič, Darko
Opublikowane w: Tesis Doctorals en Xarxa, 2018
Wydawca: Universitat Politècnica de Catalunya

Wyszukiwanie danych OpenAIRE...

Podczas wyszukiwania danych OpenAIRE wystąpił błąd

Brak wyników