Skip to main content
Weiter zur Homepage der Europäischen Kommission (öffnet in neuem Fenster)
Deutsch Deutsch
CORDIS - Forschungsergebnisse der EU
CORDIS

Validation of European high capacity rad-hard FPGA and software tools

CORDIS bietet Links zu öffentlichen Ergebnissen und Veröffentlichungen von HORIZONT-Projekten.

Links zu Ergebnissen und Veröffentlichungen von RP7-Projekten sowie Links zu einigen Typen spezifischer Ergebnisse wie Datensätzen und Software werden dynamisch von OpenAIRE abgerufen.

Leistungen

Periodic progress report 1 (öffnet in neuem Fenster)
Report on fault injection (öffnet in neuem Fenster)

Report on fault injection Static analysis evaluation of SEE and MCU sensitiveness Check the robustness of the FPGA by implementing a critical design, adding the new SEE monitoring function and checking them by injecting errors at HW level Analysis and recommendation of the FPGA behavior concerning in-flight usage Analyze fault injection experiments contrasted with radiation effects experiments over the same circuits

AGGA4 Portability Performance Report (öffnet in neuem Fenster)

GNSS receiver IP portability assessment: Revision and optimization of VHDL code to match the target FPGAs and use their specific HW resources VHDL simulations to assess the integrity of the design after VHDL rework Synthesis, Place and Route the design for the target FPGAs Timing, integration and electrical performances measurement on Evaluation Board for critical functions Performance analysis, speed, area, consumption, comparison with other FPGA technologies Generate the relevant reports

Commercialization exploitation report (öffnet in neuem Fenster)
Data package DELTA ESCC Evaluation (öffnet in neuem Fenster)

Results on ESSC delta to QML-V qualification flow

IFFT Radix 2 and Radix 4 and Digital Down Converter (DDC) portability study (öffnet in neuem Fenster)

IFFT Radix 2 and Radix 4 and Digital Down Converter (DDC) portability study Revision and optimization of VHDL code to match the target FPGAs and use their specific HW resources VHDL simulations to assess the integrity of the design after VHDL rework Synthesis, Place and Route the design for the target FPGAs Timing, integration and electrical performances measurement on Evaluation Board for critical functions Performance analysis, speed, area, consumption, comparison with other FPGA technologies Generate the relevant reports

Benchmark analysis for SEU mitigation driven designs (öffnet in neuem Fenster)

Benchmark radiative tests results using Veri-Place features.

Identification of tasks and deliverables leaders report (öffnet in neuem Fenster)
SpW/FPU/Motor CTL Portability Performance Report (öffnet in neuem Fenster)

SpW/FPU/Motor CTL Portability Performance Report Revision and optimization of VHDL code to match the target FPGAs and use their specific HW resources VHDL simulations to assess the integrity of the design after VHDL rework Synthesis, Place and Route the design for the target FPGAs Timing, integration and electrical performances measurement on Evaluation Board for critical functions Performance analysis, speed, area, consumption, comparison with other FPGA technologies Generate the relevant reports

Systematic FPGA Functions Validation Report (öffnet in neuem Fenster)

Report on FPGA functional testing by end-user post IP portability assessment

Final dissemination and exploitation report (öffnet in neuem Fenster)
CGA625 Assembly Validation Plan (öffnet in neuem Fenster)

CGA625 Assembly Validation Plan Phase 1 Manufacturing capability: PCB design, Manufacturing activities according to the agreed plan; 2 CGA625 soldering, desoldering, Qualification campaign; vibration and 500 cycles, Verification; micro sections, PCB integrity

Periodic progress report 2 (öffnet in neuem Fenster)
Data package QML-V lot 1 qualification CQFP 352 (öffnet in neuem Fenster)

results on QML-V lot 1 qualification flow

Periodic progress report 3 (öffnet in neuem Fenster)

Final report

Report of the test vehicles useable for a radiation test using University of Sevilla facilities. Simulate the possible effects over the target technology. (öffnet in neuem Fenster)

Report of the test vehicles useable for a radiation test using University of Sevilla facilities. Simulate the possible effects over the target technology.

Dissemination and exploitation progress reports 2 (öffnet in neuem Fenster)
CGA625 Assembly Reliability Report (öffnet in neuem Fenster)

CGA625 Assembly Reliability Report Phase 2 Verification program: PCB design, Manufacturing activities according to the agreed plan; 4 CGA625 soldering, desoldering, Qualification campaign; vibration and 1500 cycles with electrical monitoring The tests are done with normal CGA 625 FPGA and not daisy chain.

Final report (öffnet in neuem Fenster)

Final report covering the full VEGAs activities and results achieved

Dual use report 2 (öffnet in neuem Fenster)
Dual use report 1 (öffnet in neuem Fenster)
Perform and reporting of radiation tests (öffnet in neuem Fenster)

Do the radiative tests and write results report

FPGA Portability, Performance and Package Assembly Summary report (öffnet in neuem Fenster)

FPGA Portability, Performance and Package Assembly Summary report Final report on FPGA performance and reliability

Analyze the obtained results (öffnet in neuem Fenster)

Analyze results on fault injection + radiative test

Dissemination and exploitation plan presentation (öffnet in neuem Fenster)
Data package characterization report (öffnet in neuem Fenster)

Report on full characterisation under QML-V flow

Report on developed IPs (öffnet in neuem Fenster)

IPs to be developped for NanoXmap software DSP integration with high level tools (SimuLink) DDR3 Dual clock FIFO

Dissemination and exploitation progress reports 1 (öffnet in neuem Fenster)

Veröffentlichungen

SW-VHDL Co-Verification Environment Using Open Source Tools (öffnet in neuem Fenster)

Autoren: Maria Muñoz-Quijada, Luis Sanz, Hipolito Guzman-Miranda
Veröffentlicht in: Electronics, Ausgabe 9/12, 2020, Seite(n) 2104, ISSN 2079-9292
Herausgeber: Electronics (MDPI)
DOI: 10.3390/electronics9122104

Fine-Grain Circuit Hardening Through VHDL Datatype Substitution (öffnet in neuem Fenster)

Autoren: Maria Muñoz-Quijada, Samuel Sanchez-Barea, Daniel Vela-Calderon, Hipolito Guzman-Miranda
Veröffentlicht in: Electronics, Ausgabe 8/1, 2019, Seite(n) 24, ISSN 2079-9292
Herausgeber: Electronics (MDPI)
DOI: 10.3390/electronics8010024

A Virtual Device for Simulation-Based Fault Injection (öffnet in neuem Fenster)

Autoren: Maria Muñoz-Quijada, Luis Sanz, Hipolito Guzman-Miranda
Veröffentlicht in: Electronics, Ausgabe 9/12, 2020, Seite(n) 1989, ISSN 2079-9292
Herausgeber: Electronics (MDPI)
DOI: 10.3390/electronics9121989

Fine-Grain Circuit Hardening Through VHDL Datatype Substitution

Autoren: Maria Muñoz-Quijada, Samuel Sanchez-Barea, Daniel Vela-Calderon and Hipolito Guzman-Miranda
Veröffentlicht in: Radiation Tolerant Electronics, 2019
Herausgeber: Paul Leroux

Harsher-than-space: Fault injection and user-based RHBD in the age of rad-tolerant and rad-hard devices

Autoren: Hipólito Guzmán-Miranda, María Muñoz-Quijada, José R. García-Oya, Jorge Jiménez-Sánchez, Luis Sanz, Fernando Márquez-Lasso, Fernando Muñoz
Veröffentlicht in: 5th SEFUW (SpacE FPGA Users Workshop), 2020
Herausgeber: ESA

Fault injection for space: FT-Unshades2 updates, experiences and roadmap

Autoren: Hipólito Guzmán-Miranda, María Muñoz-Quijada, Luis Sanz
Veröffentlicht in: 4th SEFUW (SpacE FPGA Users Workshop), 2018
Herausgeber: ESA

Suche nach OpenAIRE-Daten ...

Bei der Suche nach OpenAIRE-Daten ist ein Fehler aufgetreten

Es liegen keine Ergebnisse vor

Mein Booklet 0 0